

#### **EEDG/CE 6370**

# **Design and Analysis of Reconfigurable Systems**

# Homework 1

Design of Combinational Logic Designs using Schematic entry and Verilog/VHDL using Intel **Quartus Prime** 

# 1. Laboratory Objectives

- Learn how to use a commercially available FPGA synthesis environment.
- Create a combinational circuit using graphical design entry (schematic entry) and RTL (Verilog or VHDL)
- Analyze the synthesis results and understand the FPGA resources consumed.
- Simulate the design generating a testbench and verify the correctness of the simulation.

# 2. Summary

This is a step-by-step tutorial for building a 1-bit full-adder using Quartus Prime Design Suite software that provides designers with the ability to generate digital circuits in different ways, e.g., schematic entry and/or using a hardware description language such as VHDL or Verilog. Quartus Prime also provides the ability to apply FPGA pin and timing constraints, analyze for errors and violations.

#### 3. Pre-lab

- Review the lecture slides that covers the basic structure of an FPGA
- Download and install the tools specified in the tool requirements section (they are all free).

# 4. Tool Requirements

- Quartus Prime 22.1 Lite Edition (freely available online: Google Intel Quartus Prime lite download).
  - You only need to install the Cyclone V FPGA libraries (our FPGA board has a Cyclone V installed)
- Questa RTL simulator: Make sure to also install the free simulation tool Questa. You will need this to simulate and verify the correctness of the design.

Questa-Intel FPGA is free and is installed with Quartus Prime Lite if selected BUT you still need to go to Intel's license center and issue a license for it

https://www.youtube.com/watch?v=F6FvXga4f1A

You need to create an account and go the self-license center→ issue a license and add in windows the LM\_LICENSE\_FILE environment variable to point to the new license file issued.

The main reason for this is that Questa is a third-party tool (Siemens). This license file needs to be renewed yearly.

#### 5. Schematic Full Adder Design

An example 1-bit half-adder block diagram and Boolean circuit are shown below with its truth table (to be completed at the answer sheet).



| A | В | Cin | S | С |
|---|---|-----|---|---|
| 0 | 0 | 0   | 0 | 0 |
| 0 | 1 | 0   | : | : |
| 0 | 1 | 1   |   |   |
|   |   |     |   |   |

• Open Quartus Prime click in icon)



In case of Windows run the tools always as administrator (right

Create a new project.
 File → New Project Wizard



# Name the project "fulladder"



# Click next → empty project → Click next (do not add any files)

• Select Cyclone V 5CSEMA5F31C6 device.



Click next and Finish.

New → Design Files → Block Diagram/Schematic File



Save As → fulladder.bdf

• Double click on drawing canvas.



- Go to primitives and select and 2, xor 2, or 2.
- Go to primitives  $\rightarrow$  pin and add 3 inputs and 2 outputs



- Rename the input and output pins to A,B, Cin and S, Cout respectively by double-clicking on the pins just inserted
- Connect the components together by selecting the wire connection on the menu bar.



• Compile the design to make sure that there are no errors.



• Verify that the synthesis processes have finished successfully.



• View synthesis report → Fitter → Summary



# 6. Verification – Simulation

**Note1:** You need to have installed Questa-Intel FPGA starter edition or have any other RTL simulator installed to run this.

Note 2: Quartus Prime Lite has a bug when calling Questa from within Prime. Go to

```
set questa_fse_directory "$quartus_path/../questa_fse"
if {[file isdirectory $questa_fse_directory]} {
    set questa_installation "$questa_fse_directory
```

→ Remove the " to set questa\_installation \$questa\_fse\_directory

You can also run Questa directly from the installation folder. The default installation folder is: C:\intelFPGA\_lite\22.1std\questa\_fse\win64

To avoid any issues run it as administrator.

 Create Verilog or VHDL file for the schematic file just generated → Open the schematic diagram of the full adder → File→Create/Update



Add newly generated fulladder.vhd/fulladder.v file to project → Project Navigator→Files →Add/Remove files





Quartus Prime does not allow the automatic generation of testbenches directly from a schematic
entry file, hence the testbench must be generated for the newly imported Verilog/VHDL file.
Also because both files have the same "entity" (module name)



• Re-compile the design setting the Verilog/VHDL file as top entity.



By default, Quartus assumes that the filename is the same as the top entity. If not, it needs to be set manually. For this
 Project Navigator → Hierarchy → right click on Verilog/VHDL file → Settings



• Create a testbench template: Processing → Start → Start Test Bench Template Writer



• The console window illustrates where the testbench has been generated (project\_folder/simulation/questa/)



**Note:** By default Quartus will generate a Verilog Testbench. If you are using VHDL, you need to specify it in project → Settings → EDA Tool Settings → Simulation → Format for output netlist → VHDL



Rename the Testbench file just generated and add to the project.
 VHDL case: "fulladder.vht" to "fulladder\_tb.vhd"
 Verilog case: "fulladder.vt" to "fulladder.v



```
Edit the testbench to specify test vectors for the Unit Under Test (UUT) (fulladder).
28
       USE ieee.std_logic_1164.all;
 30
                                                                                                Entity is empty
     ENTITY fulladder_vhd tst IS
 31
       END fulladder_vhd_tst;
      ARCHITECTURE fulladder_arch OF fulladder_vhd_tst IS
 33
 34
      =-- constants
        -- signals
36
37
       SIGNAL A : STD_LOGIC;
SIGNAL B : STD_LOGIC;
                                                                                       Signal declarations to drive
 38
        SIGNAL Cin : STD_LOGIC;
       SIGNAL Cout : STD_LOGIC;
SIGNAL S : STD_LOGIC;
                                                                                                adders' inputs
 39
 40
      COMPONENT fulladder
 41
          PORT (
A : IN STD_LOGIC;
 42
 43
           B : IN STD_LOGIC;
 44
           Cin : IN STD_LOGIC;
Cout : OUT STD_LOGIC;
                                                                                              Design to be tested
 45
 46
                                                                                          declared as a component
           S : OUT STD_LOGIC
 47
 48
       - );
-END COMPONENT;
                                                                                                      (UUT)
 49
 50
       BEGIN
 51
           i1 : fulladder
           PORT MAP (
 52
 53
           list connections between master ports and signals
                                                                                          Instantiate the UUT in
           A => A,
B => B,
 54
 55
                                                                                         architecture and connect
 56
           Cin => Cin,
                                                                                                     signals
 57
           Cout => Cout,
 58
           S => S
 59
           );
 60
      ☐init : PROCESS
 61
        -- variable declarations
 62
 63
                 -- code that executes only once
       WAIT:
 64
 65
       END PROCESS init;
      ⊟always : PROCESS
 67
      -- optional sensitivity list
 68
       --- variable declarations
70
       BEGIN
71
                 -- code executes for every event on sensitivity list
72
73
                 A <= '0';
B <= '0';
74
75
                                                                                      Set values for adders
                  Cin <= '0';
                                                                                          inputs A, B, Cin
77
78
                 wait for 1 ns;
A <= '0';
B <= '0';</pre>
                                                                                      Wait for X ns to insert
79
80
                                                                                      delay between signal
                 Cin <= '1';
81
                                                                                               changes
82
                 wait for 1 ns;
A <= '0';
B <= '1';</pre>
83
84
85
86
                  Cin <= '0';
87
                  wait for 1 ns;
88
89
                 A <= '0';
B <= '1';
90
                  Cin <= '1';
91
92
93
                  wait for 1 ns;
                 A <= '1';
B <= '0';
94
95
96
                  Cin <= '0';
97
                  wait for 1 ns;
98
                 A <= '1';
B <= '0';
99
100
101
                 Cin <= '1';
102
                 wait for 1 ns;
A <= '1';
B <= '1';</pre>
103
104
105
106
                  Cin <= '0':
107
                  wait for 1 ns;
108
                 A <= '1';
B <= '1';
109
110
                 Cin <= '1';
111
112
113
                WAIT;
      END PROCESS always;
END fulladder_arch;
114
```

• Run a simulation: Tools→ Run Simulation Tool→ RTL Simulation. Make sure you have installed the Questa simulator when you installed Quartus Prime.



Questa simulator should start automatically.

Compile testbench : Compile → Select fulladder\_tb.vhd



- This will create an entry in the work library.
- Double-click on work \rightarrow fulladder\_vhd\_tst in the Library pane.
- Open the waveform viewer: View → Wave



- Select the signals to be displayed and drag to Waveform.
- Set the simulation step to 1ns
- Start simulation.



# 7. Design and Verification of 1-bit adder in RTL (Verilog or VHDL)

Re-do the same exercise creating an RTL description (Verilog or VHDL) of the same 1-bit adder

- 1-bit Full-adder in VHDL/Verilog
- File new → VHDL/Verilog



Specify file name "fulladder\_rtl.vhdl/fulladder\_rtl.v" (<u>NOTE:</u> The name has to be different from the schematic entry design)

• You can use the Verilog /VHDL template generator to insert the main Verilog/VHDL program structure: Library clause, Use clause, Entity and Architecture.



Edit source code to create the full adder in Verilog or VHDL (VHDL shown here)

```
ENTITY fulladder_vhdl IS

PORT (

A: in std_logic;
B: in std_logic;
Cin: in std_logic;
Sum: out std_logic;
Cout: out std_logic);
END fulladder_vhdk;

ARCHITECTURE behav OF fulladder_vhdl IS
BEGIN
--fill out the architecture body
-- Missing part for S, e.g. S <=
--Missing part of Cout, e.g. Cout <=
```

#### END behav;

• Synthesize the design and look at the generated report files.

# **UT Dallas Honor Code**

UT Dallas values academic integrity. Therefore, all students must understand the meaning and consequences of cheating, plagiarism and other academic offences under the Code of Student Conduct and Disciplinary Procedures.

Group assignments must be completed solely by the members of the group. Cross-group work is not allowed. Moreover, similar assignments have been offered before at UT Dallas and other universities. Any use of information from previous assignments is prohibited. The tutorials are to be taken individually. Failure to respect this rule constitutes dishonesty and is a direct violation of the University Honour Code.

[END]